A 1.8V 2.5GHz PLL with On-chip Charge Pump-based Supply Regulation [microform]

A 1.8V 2.5GHz PLL with On-chip Charge Pump-based Supply Regulation [microform]

Auteur : Eric Wei-Tse Hu

Date de publication : 2005

Éditeur : Thesis (M.A.Sc.)--University of Toronto

Nombre de pages : 132

Résumé du livre

This thesis presents a fully integrated PLL with an on-chip low-dropout supply regulation using a capacitive DC-DC converter. The design is implemented in TSMC CMOS 6M/1P 0.18 mum technology with a nominal supply voltage of 1.8 V.A charge pump boosts up the reference voltage to 2.5 V, which is then regulated to provide a 1.5 V supply to the PLL. The regulator has achieved a PSR of>-28 dB in simulation, but the measured result is only -18 dB at best. The 1.5V PLL is designed with a fully differential control path and operates at frequencies ranging from 1.5 GHz to 3 GHz with a currentsteering amplifier based ring oscillator. The PLL achieves a cycle-to-cycle jitter level of 11.1 ps RMS with a quiet supply. After the regulator, a jitter level of 46 ps RMS is achieved with +/-5% 2 MHz square wave on the supply. The total power dissipation is 22 mW for the PLL with the regulator.

Connexion / Inscription

Saisissez votre e-mail pour vous connecter ou créer un compte

Connexion

Inscription

Mot de passe oublié ?

Nous allons vous envoyer un message pour vous permettre de vous connecter.